An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more
-
Updated
May 6, 2025 - Scala
An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more
BOOM's Simulation Accelerator.
This project aims to boot Linux on a RocektChip based SoC, synthesised on the DE10-Nano board. Computer Science Bachelor's Thesis at UAB, Spain.
A systemverilog/UVM/Makefile testbench for Rocket RISC-V SoCs
An online viewer for Chipyard output files
Unified open-source repository for OmniXtend protocol implementations in C, Verilog, and Chisel, supporting host and memory roles.
😱 RoCC Accelerator Integration with Chipyard
This Github repository serves as a User Guide (UG) for new Chipyard users.
Add a description, image, and links to the chipyard topic page so that developers can more easily learn about it.
To associate your repository with the chipyard topic, visit your repo's landing page and select "manage topics."