TMR utilities for the SpyDrNet project
-
Updated
Nov 7, 2023 - Python
TMR utilities for the SpyDrNet project
Graduate Level - Fundamental design issues involved in building reliable, safety-critical, and highly available systems. Topics include testing and fault-tolerant design of VLSI circuits, hardware and software fault tolerance, information redundancy, and fault-tolerant distributed systems.
A fault-tolerant, pipelined RISC-V processor system implemented in Verilog, featuring Triple Modular Redundancy (TMR), SECDED memory protection, error injection, and robust recovery mechanisms. Designed for research, education, and prototyping of reliable digital systems.
Add a description, image, and links to the triple-modular-redundancy topic page so that developers can more easily learn about it.
To associate your repository with the triple-modular-redundancy topic, visit your repo's landing page and select "manage topics."