Skip to content
#

triple-modular-redundancy

Here are 3 public repositories matching this topic...

Language: All
Filter by language

Graduate Level - Fundamental design issues involved in building reliable, safety-critical, and highly available systems. Topics include testing and fault-tolerant design of VLSI circuits, hardware and software fault tolerance, information redundancy, and fault-tolerant distributed systems.

  • Updated Dec 1, 2017
  • MATLAB

A fault-tolerant, pipelined RISC-V processor system implemented in Verilog, featuring Triple Modular Redundancy (TMR), SECDED memory protection, error injection, and robust recovery mechanisms. Designed for research, education, and prototyping of reliable digital systems.

  • Updated Jun 26, 2025
  • Verilog

Improve this page

Add a description, image, and links to the triple-modular-redundancy topic page so that developers can more easily learn about it.

Curate this topic

Add this topic to your repo

To associate your repository with the triple-modular-redundancy topic, visit your repo's landing page and select "manage topics."

Learn more