Skip to content
Change the repository type filter

All

    Repositories list

    • zephyr_rs

      Public
      Primary Git Repository for the Zephyr Project. Zephyr is a new generation, scalable, optimized, secure RTOS for multiple hardware architectures.
      C
      7.8k100Updated Jul 6, 2025Jul 6, 2025
    • This repository contains the codebase for Virtual FPGA Lab in Makerchip contributing as a participant in Google Summer of Code 2021, under FOSSi Foundation.
      TL-Verilog
      3221103Updated Jun 11, 2025Jun 11, 2025
    • 1st-CLaaS

      Public
      Framework for developing and deploying FPGA logic in the cloud as a microservice for web and cloud applications
      C
      462031521Updated May 16, 2025May 16, 2025
    • Rapid Power Estimator For Raptor
      Python
      4302Updated Dec 13, 2024Dec 13, 2024
    • Raptor

      Public
      Raptor end-to-end FPGA Compiler and GUI
      Verilog
      258410Updated Dec 11, 2024Dec 11, 2024
    • Yosys + (Optional) Verific Integration
      Verilog
      8601Updated Dec 11, 2024Dec 11, 2024
    • FOEDAG

      Public
      Framework Open EDA Gui
      C++
      3468141Updated Dec 11, 2024Dec 11, 2024
    • Rapidsilicon's Yosys Plugin
      Verilog
      5301Updated Dec 11, 2024Dec 11, 2024
    • Verilog
      8500Updated Dec 9, 2024Dec 9, 2024
    • IP Catalog for Raptor.
      Verilog
      121400Updated Dec 6, 2024Dec 6, 2024
    • Raptor Compiler Validation tests
      Verilog
      16500Updated Dec 6, 2024Dec 6, 2024
    • Verilog
      17100Updated Dec 6, 2024Dec 6, 2024
    • Backend

      Public
      Compiler backend from packing to bitstream generation.
      C++
      4701Updated Dec 3, 2024Dec 3, 2024
    • Verilog
      9300Updated Dec 2, 2024Dec 2, 2024
    • FOEDAG_rs

      Public
      Raptor's GUI
      C++
      7600Updated Dec 2, 2024Dec 2, 2024
    • yosys_rs

      Public
      Raptor's Yosys hard fork. Contains optimizations
      C++
      5210Updated Nov 29, 2024Nov 29, 2024
    • Verilog
      4300Updated Nov 13, 2024Nov 13, 2024
    • ArchBench

      Public
      Architecture file validation testcase - RTL to Bitstream simulation flow
      Verilog
      3200Updated Oct 14, 2024Oct 14, 2024
    • This repository contains the benchmarks.
      Verilog
      6740Updated May 30, 2024May 30, 2024
    • 1100Updated May 10, 2024May 10, 2024
    • 1200Updated May 7, 2024May 7, 2024
    • testPR

      Public
      Shell
      1100Updated Apr 18, 2024Apr 18, 2024
    • Litex Reference Designs provides reference designs created out of IP Catalog using Litex integration capabilities.
      Verilog
      2100Updated Apr 15, 2024Apr 15, 2024
    • CMake
      2100Updated Feb 16, 2024Feb 16, 2024
    • testlic1

      Public
      Shell
      1100Updated Jan 24, 2024Jan 24, 2024
    • abc-rs

      Public
      C
      1120Updated Jan 19, 2024Jan 19, 2024
    • SystemVerilog
      2200Updated Jan 16, 2024Jan 16, 2024
    • C
      2303Updated Jan 16, 2024Jan 16, 2024
    • tcl

      Public
      The Tcl Core. (Mirror of core.tcl-lang.org)
      C
      199000Updated Jan 16, 2024Jan 16, 2024
    • openocd

      Public
      Official OpenOCD Read-Only Mirror (RapidSilicon Forked)
      C
      891200Updated Jan 16, 2024Jan 16, 2024