Skip to content

Commit 64b9e69

Browse files
committed
Rename VI_VFP_VF_LOOP_MINI_WIDE to VI_VFP_VF_LOOP_WIDE
1 parent f8a70da commit 64b9e69

File tree

8 files changed

+8
-35
lines changed

8 files changed

+8
-35
lines changed

riscv/insns/vfwadd_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwadd.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_add(vs2, rs1);
55
},

riscv/insns/vfwmacc_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwmacc.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_mulAdd(rs1, vs2, vd);
55
},

riscv/insns/vfwmsac_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwmsac.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_mulAdd(rs1, vs2, f16(vd.v ^ F16_SIGN));
55
},

riscv/insns/vfwmul_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwmul.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_mul(vs2, rs1);
55
},

riscv/insns/vfwnmacc_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwnmacc.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_mulAdd(f16(rs1.v ^ F16_SIGN), vs2, f16(vd.v ^ F16_SIGN));
55
},

riscv/insns/vfwnmsac_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwnmacc.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_mulAdd(f16(rs1.v ^ F16_SIGN), vs2, vd);
55
},

riscv/insns/vfwsub_vf.h

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -1,5 +1,5 @@
11
// vfwsub.vf vd, vs2, rs1
2-
VI_VFP_VF_LOOP_MINI_WIDE
2+
VI_VFP_VF_LOOP_WIDE
33
({
44
vd = f16_sub(vs2, rs1);
55
},

riscv/v_ext_macros.h

Lines changed: 1 addition & 28 deletions
Original file line numberDiff line numberDiff line change
@@ -1826,7 +1826,7 @@ reg_t index[P.VU.vlmax]; \
18261826
}; \
18271827
VI_VFP_LOOP_CMP_END \
18281828

1829-
#define VI_VFP_VF_LOOP_MINI_WIDE(BODY8, BODY16, BODY32) \
1829+
#define VI_VFP_VF_LOOP_WIDE(BODY8, BODY16, BODY32) \
18301830
VI_CHECK_DSS(false); \
18311831
VI_VFP_LOOP_BASE \
18321832
switch (P.VU.vsew) { \
@@ -1861,33 +1861,6 @@ reg_t index[P.VU.vlmax]; \
18611861
DEBUG_RVV_FP_VV; \
18621862
VI_VFP_LOOP_END
18631863

1864-
#define VI_VFP_VF_LOOP_WIDE(BODY16, BODY32) \
1865-
VI_CHECK_DSS(false); \
1866-
VI_VFP_LOOP_BASE \
1867-
switch (P.VU.vsew) { \
1868-
case e16: { \
1869-
float32_t &vd = P.VU.elt<float32_t>(rd_num, i, true); \
1870-
float32_t vs2 = f16_to_f32(P.VU.elt<float16_t>(rs2_num, i)); \
1871-
float32_t rs1 = f16_to_f32(FRS1_H); \
1872-
BODY16; \
1873-
set_fp_exceptions; \
1874-
break; \
1875-
} \
1876-
case e32: { \
1877-
float64_t &vd = P.VU.elt<float64_t>(rd_num, i, true); \
1878-
float64_t vs2 = f32_to_f64(P.VU.elt<float32_t>(rs2_num, i)); \
1879-
float64_t rs1 = f32_to_f64(FRS1_F); \
1880-
BODY32; \
1881-
set_fp_exceptions; \
1882-
break; \
1883-
} \
1884-
default: \
1885-
require(0); \
1886-
break; \
1887-
}; \
1888-
DEBUG_RVV_FP_VV; \
1889-
VI_VFP_LOOP_END
1890-
18911864
#define VI_VFP_BF16_VF_LOOP_WIDE(BODY) \
18921865
VI_CHECK_DSS(false); \
18931866
VI_VFP_BF16_LOOP_BASE \

0 commit comments

Comments
 (0)