@@ -79,7 +79,7 @@ static const struct clk_parent_data clk_bypass_fpll_parents[] = {
79
79
{ .hw = & clk_fpll .common .hw },
80
80
};
81
81
82
- struct cv1800_clk_pll_synthesizer clk_mpll_synthesizer = {
82
+ static struct cv1800_clk_pll_synthesizer clk_mpll_synthesizer = {
83
83
.en = CV1800_CLK_BIT (REG_PLL_G6_SSC_SYN_CTRL , 2 ),
84
84
.clk_half = CV1800_CLK_BIT (REG_PLL_G6_SSC_SYN_CTRL , 0 ),
85
85
.ctrl = REG_MPLL_SSC_SYN_CTRL ,
@@ -93,7 +93,7 @@ static CV1800_FACTIONAL_PLL(clk_mpll, clk_bypass_mipimpll_parents,
93
93
& clk_mpll_synthesizer ,
94
94
CLK_IS_CRITICAL ) ;
95
95
96
- struct cv1800_clk_pll_synthesizer clk_tpll_synthesizer = {
96
+ static struct cv1800_clk_pll_synthesizer clk_tpll_synthesizer = {
97
97
.en = CV1800_CLK_BIT (REG_PLL_G6_SSC_SYN_CTRL , 3 ),
98
98
.clk_half = CV1800_CLK_BIT (REG_PLL_G6_SSC_SYN_CTRL , 0 ),
99
99
.ctrl = REG_TPLL_SSC_SYN_CTRL ,
@@ -107,7 +107,7 @@ static CV1800_FACTIONAL_PLL(clk_tpll, clk_bypass_mipimpll_parents,
107
107
& clk_tpll_synthesizer ,
108
108
CLK_IS_CRITICAL ) ;
109
109
110
- struct cv1800_clk_pll_synthesizer clk_a0pll_synthesizer = {
110
+ static struct cv1800_clk_pll_synthesizer clk_a0pll_synthesizer = {
111
111
.en = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 2 ),
112
112
.clk_half = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 0 ),
113
113
.ctrl = REG_A0PLL_SSC_SYN_CTRL ,
@@ -121,7 +121,7 @@ static CV1800_FACTIONAL_PLL(clk_a0pll, clk_bypass_mipimpll_parents,
121
121
& clk_a0pll_synthesizer ,
122
122
CLK_IS_CRITICAL ) ;
123
123
124
- struct cv1800_clk_pll_synthesizer clk_disppll_synthesizer = {
124
+ static struct cv1800_clk_pll_synthesizer clk_disppll_synthesizer = {
125
125
.en = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 3 ),
126
126
.clk_half = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 0 ),
127
127
.ctrl = REG_DISPPLL_SSC_SYN_CTRL ,
@@ -135,7 +135,7 @@ static CV1800_FACTIONAL_PLL(clk_disppll, clk_bypass_mipimpll_parents,
135
135
& clk_disppll_synthesizer ,
136
136
CLK_IS_CRITICAL ) ;
137
137
138
- struct cv1800_clk_pll_synthesizer clk_cam0pll_synthesizer = {
138
+ static struct cv1800_clk_pll_synthesizer clk_cam0pll_synthesizer = {
139
139
.en = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 4 ),
140
140
.clk_half = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 0 ),
141
141
.ctrl = REG_CAM0PLL_SSC_SYN_CTRL ,
@@ -149,7 +149,7 @@ static CV1800_FACTIONAL_PLL(clk_cam0pll, clk_bypass_mipimpll_parents,
149
149
& clk_cam0pll_synthesizer ,
150
150
CLK_IGNORE_UNUSED ) ;
151
151
152
- struct cv1800_clk_pll_synthesizer clk_cam1pll_synthesizer = {
152
+ static struct cv1800_clk_pll_synthesizer clk_cam1pll_synthesizer = {
153
153
.en = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 5 ),
154
154
.clk_half = CV1800_CLK_BIT (REG_PLL_G2_SSC_SYN_CTRL , 0 ),
155
155
.ctrl = REG_CAM1PLL_SSC_SYN_CTRL ,
0 commit comments