Skip to content

Commit a12069a

Browse files
inochisabebarino
authored andcommitted
clk: sophgo: Make synthesizer struct static
Let all synthesizer structs are static to make the compiler happy. Fixes: 80fd61e ("clk: sophgo: Add clock support for CV1800 SoC") Signed-off-by: Inochi Amaoto <inochiama@outlook.com> Link: https://lore.kernel.org/r/IA1PR20MB49531E437735A71A163694AEBB052@IA1PR20MB4953.namprd20.prod.outlook.com Reported-by: kernel test robot <lkp@intel.com> Closes: https://lore.kernel.org/oe-kbuild-all/202404120548.y9dZIi0e-lkp@intel.com/ Signed-off-by: Stephen Boyd <sboyd@kernel.org>
1 parent 1cce3e6 commit a12069a

File tree

1 file changed

+6
-6
lines changed

1 file changed

+6
-6
lines changed

drivers/clk/sophgo/clk-cv1800.c

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -79,7 +79,7 @@ static const struct clk_parent_data clk_bypass_fpll_parents[] = {
7979
{ .hw = &clk_fpll.common.hw },
8080
};
8181

82-
struct cv1800_clk_pll_synthesizer clk_mpll_synthesizer = {
82+
static struct cv1800_clk_pll_synthesizer clk_mpll_synthesizer = {
8383
.en = CV1800_CLK_BIT(REG_PLL_G6_SSC_SYN_CTRL, 2),
8484
.clk_half = CV1800_CLK_BIT(REG_PLL_G6_SSC_SYN_CTRL, 0),
8585
.ctrl = REG_MPLL_SSC_SYN_CTRL,
@@ -93,7 +93,7 @@ static CV1800_FACTIONAL_PLL(clk_mpll, clk_bypass_mipimpll_parents,
9393
&clk_mpll_synthesizer,
9494
CLK_IS_CRITICAL);
9595

96-
struct cv1800_clk_pll_synthesizer clk_tpll_synthesizer = {
96+
static struct cv1800_clk_pll_synthesizer clk_tpll_synthesizer = {
9797
.en = CV1800_CLK_BIT(REG_PLL_G6_SSC_SYN_CTRL, 3),
9898
.clk_half = CV1800_CLK_BIT(REG_PLL_G6_SSC_SYN_CTRL, 0),
9999
.ctrl = REG_TPLL_SSC_SYN_CTRL,
@@ -107,7 +107,7 @@ static CV1800_FACTIONAL_PLL(clk_tpll, clk_bypass_mipimpll_parents,
107107
&clk_tpll_synthesizer,
108108
CLK_IS_CRITICAL);
109109

110-
struct cv1800_clk_pll_synthesizer clk_a0pll_synthesizer = {
110+
static struct cv1800_clk_pll_synthesizer clk_a0pll_synthesizer = {
111111
.en = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 2),
112112
.clk_half = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 0),
113113
.ctrl = REG_A0PLL_SSC_SYN_CTRL,
@@ -121,7 +121,7 @@ static CV1800_FACTIONAL_PLL(clk_a0pll, clk_bypass_mipimpll_parents,
121121
&clk_a0pll_synthesizer,
122122
CLK_IS_CRITICAL);
123123

124-
struct cv1800_clk_pll_synthesizer clk_disppll_synthesizer = {
124+
static struct cv1800_clk_pll_synthesizer clk_disppll_synthesizer = {
125125
.en = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 3),
126126
.clk_half = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 0),
127127
.ctrl = REG_DISPPLL_SSC_SYN_CTRL,
@@ -135,7 +135,7 @@ static CV1800_FACTIONAL_PLL(clk_disppll, clk_bypass_mipimpll_parents,
135135
&clk_disppll_synthesizer,
136136
CLK_IS_CRITICAL);
137137

138-
struct cv1800_clk_pll_synthesizer clk_cam0pll_synthesizer = {
138+
static struct cv1800_clk_pll_synthesizer clk_cam0pll_synthesizer = {
139139
.en = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 4),
140140
.clk_half = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 0),
141141
.ctrl = REG_CAM0PLL_SSC_SYN_CTRL,
@@ -149,7 +149,7 @@ static CV1800_FACTIONAL_PLL(clk_cam0pll, clk_bypass_mipimpll_parents,
149149
&clk_cam0pll_synthesizer,
150150
CLK_IGNORE_UNUSED);
151151

152-
struct cv1800_clk_pll_synthesizer clk_cam1pll_synthesizer = {
152+
static struct cv1800_clk_pll_synthesizer clk_cam1pll_synthesizer = {
153153
.en = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 5),
154154
.clk_half = CV1800_CLK_BIT(REG_PLL_G2_SSC_SYN_CTRL, 0),
155155
.ctrl = REG_CAM1PLL_SSC_SYN_CTRL,

0 commit comments

Comments
 (0)