Skip to content

Commit 3f8af4f

Browse files
authored
[NFC][AMDGPU] Pre-commit srl preserve flag test (#146747)
Pre-commit test for exact flag preservation when converting from 64-bit srl to 32-bit. Signed-off-by: John Lu <John.Lu@amd.com>
1 parent 3f33e7b commit 3f8af4f

File tree

1 file changed

+41
-0
lines changed

1 file changed

+41
-0
lines changed
Lines changed: 41 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,41 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py UTC_ARGS: --version 5
2+
; RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx900 -stop-after=finalize-isel -o - %s | FileCheck %s
3+
4+
;; Test that reduction of:
5+
;;
6+
;; DST = lshr i64 X, Y
7+
;;
8+
;; where Y is in the range [63-32] to:
9+
;;
10+
;; DST = [srl i32 X, (Y & 0x1F), 0]
11+
;;
12+
;; preserves flags
13+
14+
define i64 @srl_exact(i64 %arg0, i64 %shift_amt) {
15+
; CHECK-LABEL: name: srl_exact
16+
; CHECK: bb.0 (%ir-block.0):
17+
; CHECK-NEXT: liveins: $vgpr1, $vgpr2
18+
; CHECK-NEXT: {{ $}}
19+
; CHECK-NEXT: [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr2
20+
; CHECK-NEXT: [[COPY1:%[0-9]+]]:vgpr_32 = COPY $vgpr1
21+
; CHECK-NEXT: [[DEF:%[0-9]+]]:sreg_32 = IMPLICIT_DEF
22+
; CHECK-NEXT: [[DEF1:%[0-9]+]]:sreg_32 = IMPLICIT_DEF
23+
; CHECK-NEXT: [[DEF2:%[0-9]+]]:sgpr_32 = IMPLICIT_DEF
24+
; CHECK-NEXT: [[COPY2:%[0-9]+]]:vgpr_32 = COPY [[DEF]]
25+
; CHECK-NEXT: [[REG_SEQUENCE:%[0-9]+]]:vreg_64 = REG_SEQUENCE killed [[COPY2]], %subreg.sub0, [[COPY1]], %subreg.sub1
26+
; CHECK-NEXT: [[COPY3:%[0-9]+]]:vgpr_32 = COPY [[REG_SEQUENCE]].sub1
27+
; CHECK-NEXT: [[DEF3:%[0-9]+]]:sreg_32 = IMPLICIT_DEF
28+
; CHECK-NEXT: [[DEF4:%[0-9]+]]:sreg_32 = IMPLICIT_DEF
29+
; CHECK-NEXT: [[DEF5:%[0-9]+]]:sgpr_32 = IMPLICIT_DEF
30+
; CHECK-NEXT: [[COPY4:%[0-9]+]]:vgpr_32 = COPY [[DEF3]]
31+
; CHECK-NEXT: [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY]], %subreg.sub0, killed [[COPY4]], %subreg.sub1
32+
; CHECK-NEXT: [[COPY5:%[0-9]+]]:vgpr_32 = COPY [[REG_SEQUENCE1]].sub0
33+
; CHECK-NEXT: [[V_LSHRREV_B32_e64_:%[0-9]+]]:vgpr_32 = V_LSHRREV_B32_e64 killed [[COPY5]], killed [[COPY3]], implicit $exec
34+
; CHECK-NEXT: [[V_MOV_B32_e32_:%[0-9]+]]:vgpr_32 = V_MOV_B32_e32 0, implicit $exec
35+
; CHECK-NEXT: $vgpr0 = COPY [[V_LSHRREV_B32_e64_]]
36+
; CHECK-NEXT: $vgpr1 = COPY [[V_MOV_B32_e32_]]
37+
; CHECK-NEXT: SI_RETURN implicit $vgpr0, implicit $vgpr1
38+
%or = or i64 %shift_amt, 32
39+
%srl = lshr exact i64 %arg0, %or
40+
ret i64 %srl
41+
}

0 commit comments

Comments
 (0)