Replies: 2 comments 3 replies
-
Oops, looks like I forgot to add that signal when I added it to the PHY. Thanks for letting me know, it's now fixed in the repo. |
Beta Was this translation helpful? Give feedback.
3 replies
-
Got it. |
Beta Was this translation helpful? Give feedback.
0 replies
Sign up for free
to join this conversation on GitHub.
Already have an account?
Sign in to comment
Uh oh!
There was an error while loading. Please reload this page.
-
I'm following your example design for the ZCU102 with 10G to adapt for another board. I noticed that you connected the eth_xcvr_gt_full-reset_rx_datapath_in to the serdes_rx_reset_req out from the eth_phy_10g. I'm trying to use the eth_mac_phy_10g_fifo.v in place of the eth_phy_10g + eth_mac_10g and see that in that instance you didn't bring to serdes_rx_reset_req out to the top in order to connect to the gt-reset_rx_datapath. Is this a mistake in the eth_mac_phy_10g or is there a better reset signal to tie the gt-reset_rx_datapath in this configuration?
Thanks.
Beta Was this translation helpful? Give feedback.
All reactions