Skip to content

Commit dde0672

Browse files
committed
Merge tag 'clk-fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux
Pull clk fixes from Stephen Boyd: "A handful of clk fixes, mostly in the rockchip clk driver: - Fix a clk name, clk parent, and a register for a clk gate in the Rockchip rk3128 clk driver - Add a PLL frequency on Rockchip rk3568 to fix some display artifacts - Fix a kbuild dependency for Qualcomm's SM_CAMCC_8550 symbol so that it isn't possible to select the associated GCC driver" * tag 'clk-fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux: clk: rockchip: rk3128: Fix SCLK_SDMMC's clock name clk: rockchip: rk3128: Fix aclk_peri_src's parent clk: qcom: Fix SM_CAMCC_8550 dependencies clk: rockchip: rk3128: Fix HCLK_OTG gate register clk: rockchip: rk3568: Add PLL rate for 292.5MHz
2 parents 3b8a9b2 + 8defec0 commit dde0672

File tree

3 files changed

+11
-15
lines changed

3 files changed

+11
-15
lines changed

drivers/clk/qcom/Kconfig

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -767,6 +767,7 @@ config SM_CAMCC_8450
767767

768768
config SM_CAMCC_8550
769769
tristate "SM8550 Camera Clock Controller"
770+
depends on ARM64 || COMPILE_TEST
770771
select SM_GCC_8550
771772
help
772773
Support for the camera clock controller on SM8550 devices.

drivers/clk/rockchip/clk-rk3128.c

Lines changed: 9 additions & 15 deletions
Original file line numberDiff line numberDiff line change
@@ -138,7 +138,7 @@ PNAME(mux_pll_src_5plls_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3", "usb480
138138
PNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "gpll_div2", "usb480m" };
139139
PNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "gpll_div2" };
140140

141-
PNAME(mux_aclk_peri_src_p) = { "gpll_peri", "cpll_peri", "gpll_div2_peri", "gpll_div3_peri" };
141+
PNAME(mux_clk_peri_src_p) = { "gpll", "cpll", "gpll_div2", "gpll_div3" };
142142
PNAME(mux_mmc_src_p) = { "cpll", "gpll", "gpll_div2", "xin24m" };
143143
PNAME(mux_clk_cif_out_src_p) = { "clk_cif_src", "xin24m" };
144144
PNAME(mux_sclk_vop_src_p) = { "cpll", "gpll", "gpll_div2", "gpll_div3" };
@@ -275,23 +275,17 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
275275
RK2928_CLKGATE_CON(0), 11, GFLAGS),
276276

277277
/* PD_PERI */
278-
GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED,
278+
COMPOSITE(0, "clk_peri_src", mux_clk_peri_src_p, 0,
279+
RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS,
279280
RK2928_CLKGATE_CON(2), 0, GFLAGS),
280-
GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED,
281-
RK2928_CLKGATE_CON(2), 0, GFLAGS),
282-
GATE(0, "gpll_div2_peri", "gpll_div2", CLK_IGNORE_UNUSED,
283-
RK2928_CLKGATE_CON(2), 0, GFLAGS),
284-
GATE(0, "gpll_div3_peri", "gpll_div3", CLK_IGNORE_UNUSED,
285-
RK2928_CLKGATE_CON(2), 0, GFLAGS),
286-
COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0,
287-
RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS),
288-
COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
281+
282+
COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", 0,
289283
RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
290284
RK2928_CLKGATE_CON(2), 3, GFLAGS),
291-
COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0,
285+
COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", 0,
292286
RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
293287
RK2928_CLKGATE_CON(2), 2, GFLAGS),
294-
GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0,
288+
GATE(ACLK_PERI, "aclk_peri", "clk_peri_src", 0,
295289
RK2928_CLKGATE_CON(2), 1, GFLAGS),
296290

297291
GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
@@ -316,7 +310,7 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
316310
GATE(SCLK_MIPI_24M, "clk_mipi_24m", "xin24m", CLK_IGNORE_UNUSED,
317311
RK2928_CLKGATE_CON(2), 15, GFLAGS),
318312

319-
COMPOSITE(SCLK_SDMMC, "sclk_sdmmc0", mux_mmc_src_p, 0,
313+
COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
320314
RK2928_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
321315
RK2928_CLKGATE_CON(2), 11, GFLAGS),
322316

@@ -490,7 +484,7 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
490484
GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
491485
GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS),
492486
GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS),
493-
GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 13, GFLAGS),
487+
GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 13, GFLAGS),
494488
GATE(0, "hclk_peri_ahb", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS),
495489
GATE(HCLK_SPDIF, "hclk_spdif", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS),
496490
GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK2928_CLKGATE_CON(10), 12, GFLAGS),

drivers/clk/rockchip/clk-rk3568.c

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -72,6 +72,7 @@ static struct rockchip_pll_rate_table rk3568_pll_rates[] = {
7272
RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
7373
RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
7474
RK3036_PLL_RATE(297000000, 2, 99, 4, 1, 1, 0),
75+
RK3036_PLL_RATE(292500000, 1, 195, 4, 4, 1, 0),
7576
RK3036_PLL_RATE(241500000, 2, 161, 4, 2, 1, 0),
7677
RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
7778
RK3036_PLL_RATE(200000000, 1, 100, 3, 4, 1, 0),

0 commit comments

Comments
 (0)