Skip to content

Commit d66a8aa

Browse files
vadimp-nvidiajwrdegoede
authored andcommitted
platform: mellanox: Change register offset addresses
Move debug register offsets to different location due to hardware changes. Fixes: dd635e3 ("platform: mellanox: Introduce support of new Nvidia L1 switch") Signed-off-by: Vadim Pasternak <vadimp@nvidia.com> Reviewed-by: Michael Shych <michaelsh@nvidia.com> Link: https://lore.kernel.org/r/20230813083735.39090-5-vadimp@nvidia.com Signed-off-by: Hans de Goede <hdegoede@redhat.com>
1 parent 9f8ccdb commit d66a8aa

File tree

1 file changed

+4
-4
lines changed

1 file changed

+4
-4
lines changed

drivers/platform/x86/mlx-platform.c

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -62,10 +62,6 @@
6262
#define MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET 0x37
6363
#define MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET 0x3a
6464
#define MLXPLAT_CPLD_LPC_REG_AGGR_MASK_OFFSET 0x3b
65-
#define MLXPLAT_CPLD_LPC_REG_DBG1_OFFSET 0x3c
66-
#define MLXPLAT_CPLD_LPC_REG_DBG2_OFFSET 0x3d
67-
#define MLXPLAT_CPLD_LPC_REG_DBG3_OFFSET 0x3e
68-
#define MLXPLAT_CPLD_LPC_REG_DBG4_OFFSET 0x3f
6965
#define MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET 0x40
7066
#define MLXPLAT_CPLD_LPC_REG_AGGRLO_MASK_OFFSET 0x41
7167
#define MLXPLAT_CPLD_LPC_REG_AGGRCO_OFFSET 0x42
@@ -126,6 +122,10 @@
126122
#define MLXPLAT_CPLD_LPC_REG_LC_SD_EVENT_OFFSET 0xaa
127123
#define MLXPLAT_CPLD_LPC_REG_LC_SD_MASK_OFFSET 0xab
128124
#define MLXPLAT_CPLD_LPC_REG_LC_PWR_ON 0xb2
125+
#define MLXPLAT_CPLD_LPC_REG_DBG1_OFFSET 0xb6
126+
#define MLXPLAT_CPLD_LPC_REG_DBG2_OFFSET 0xb7
127+
#define MLXPLAT_CPLD_LPC_REG_DBG3_OFFSET 0xb8
128+
#define MLXPLAT_CPLD_LPC_REG_DBG4_OFFSET 0xb9
129129
#define MLXPLAT_CPLD_LPC_REG_GP4_RO_OFFSET 0xc2
130130
#define MLXPLAT_CPLD_LPC_REG_SPI_CHNL_SELECT 0xc3
131131
#define MLXPLAT_CPLD_LPC_REG_WD_CLEAR_OFFSET 0xc7

0 commit comments

Comments
 (0)