Skip to content

Commit bb02330

Browse files
zehortigozajlahtine-intel
authored andcommitted
drm/i915/display/psr: Unset enable_psr2_sel_fetch if other checks in intel_psr2_config_valid() fails
If any of the PSR2 checks after intel_psr2_sel_fetch_config_valid() fails, enable_psr2_sel_fetch will be kept enabled causing problems in the functions that only checks for it and not for has_psr2. So here moving the check that do not depend on enable_psr2_sel_fetch and for the remaning ones jumping to a section that unset enable_psr2_sel_fetch in case of failure to support PSR2. Fixes: 6e43e27 ("drm/i915: Initial implementation of PSR2 selective fetch") Cc: Jouni Högander <jouni.hogander@intel.com> Reviewed-by: Jouni Högander <jouni.hogander@intel.com> Signed-off-by: José Roberto de Souza <jose.souza@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20220414151118.21980-1-jose.souza@intel.com (cherry picked from commit 554ae8d) Signed-off-by: Joonas Lahtinen <joonas.lahtinen@linux.intel.com>
1 parent 9df1e3f commit bb02330

File tree

1 file changed

+21
-17
lines changed

1 file changed

+21
-17
lines changed

drivers/gpu/drm/i915/display/intel_psr.c

Lines changed: 21 additions & 17 deletions
Original file line numberDiff line numberDiff line change
@@ -887,6 +887,20 @@ static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
887887
return false;
888888
}
889889

890+
/* Wa_16011303918:adl-p */
891+
if (crtc_state->vrr.enable &&
892+
IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0)) {
893+
drm_dbg_kms(&dev_priv->drm,
894+
"PSR2 not enabled, not compatible with HW stepping + VRR\n");
895+
return false;
896+
}
897+
898+
if (!_compute_psr2_sdp_prior_scanline_indication(intel_dp, crtc_state)) {
899+
drm_dbg_kms(&dev_priv->drm,
900+
"PSR2 not enabled, PSR2 SDP indication do not fit in hblank\n");
901+
return false;
902+
}
903+
890904
if (HAS_PSR2_SEL_FETCH(dev_priv)) {
891905
if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
892906
!HAS_PSR_HW_TRACKING(dev_priv)) {
@@ -900,12 +914,12 @@ static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
900914
if (!crtc_state->enable_psr2_sel_fetch &&
901915
IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_C0)) {
902916
drm_dbg_kms(&dev_priv->drm, "PSR2 HW tracking is not supported this Display stepping\n");
903-
return false;
917+
goto unsupported;
904918
}
905919

906920
if (!psr2_granularity_check(intel_dp, crtc_state)) {
907921
drm_dbg_kms(&dev_priv->drm, "PSR2 not enabled, SU granularity not compatible\n");
908-
return false;
922+
goto unsupported;
909923
}
910924

911925
if (!crtc_state->enable_psr2_sel_fetch &&
@@ -914,25 +928,15 @@ static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
914928
"PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
915929
crtc_hdisplay, crtc_vdisplay,
916930
psr_max_h, psr_max_v);
917-
return false;
918-
}
919-
920-
if (!_compute_psr2_sdp_prior_scanline_indication(intel_dp, crtc_state)) {
921-
drm_dbg_kms(&dev_priv->drm,
922-
"PSR2 not enabled, PSR2 SDP indication do not fit in hblank\n");
923-
return false;
924-
}
925-
926-
/* Wa_16011303918:adl-p */
927-
if (crtc_state->vrr.enable &&
928-
IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0)) {
929-
drm_dbg_kms(&dev_priv->drm,
930-
"PSR2 not enabled, not compatible with HW stepping + VRR\n");
931-
return false;
931+
goto unsupported;
932932
}
933933

934934
tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
935935
return true;
936+
937+
unsupported:
938+
crtc_state->enable_psr2_sel_fetch = false;
939+
return false;
936940
}
937941

938942
void intel_psr_compute_config(struct intel_dp *intel_dp,

0 commit comments

Comments
 (0)