Skip to content

Commit b734350

Browse files
claudiubezneageertu
authored andcommitted
clk: renesas: r9a08g045: Add clock, reset and power domain for the remaining SCIFs
The Renesas RZ/G3S SoC has 6 SCIF interfaces. SCIF0 is used as debug console and is already enabled. Add clock, reset and power domain support for the remaining ones. Signed-off-by: Claudiu Beznea <claudiu.beznea.uj@bp.renesas.com> Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> Link: https://lore.kernel.org/20241115134401.3893008-2-claudiu.beznea.uj@bp.renesas.com Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
1 parent 97088b3 commit b734350

File tree

1 file changed

+20
-0
lines changed

1 file changed

+20
-0
lines changed

drivers/clk/renesas/r9a08g045-cpg.c

Lines changed: 20 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -232,6 +232,11 @@ static const struct rzg2l_mod_clk r9a08g045_mod_clks[] = {
232232
DEF_MOD("i2c2_pclk", R9A08G045_I2C2_PCLK, R9A08G045_CLK_P0, 0x580, 2),
233233
DEF_MOD("i2c3_pclk", R9A08G045_I2C3_PCLK, R9A08G045_CLK_P0, 0x580, 3),
234234
DEF_MOD("scif0_clk_pck", R9A08G045_SCIF0_CLK_PCK, R9A08G045_CLK_P0, 0x584, 0),
235+
DEF_MOD("scif1_clk_pck", R9A08G045_SCIF1_CLK_PCK, R9A08G045_CLK_P0, 0x584, 1),
236+
DEF_MOD("scif2_clk_pck", R9A08G045_SCIF2_CLK_PCK, R9A08G045_CLK_P0, 0x584, 2),
237+
DEF_MOD("scif3_clk_pck", R9A08G045_SCIF3_CLK_PCK, R9A08G045_CLK_P0, 0x584, 3),
238+
DEF_MOD("scif4_clk_pck", R9A08G045_SCIF4_CLK_PCK, R9A08G045_CLK_P0, 0x584, 4),
239+
DEF_MOD("scif5_clk_pck", R9A08G045_SCIF5_CLK_PCK, R9A08G045_CLK_P0, 0x584, 5),
235240
DEF_MOD("gpio_hclk", R9A08G045_GPIO_HCLK, R9A08G045_OSCCLK, 0x598, 0),
236241
DEF_MOD("vbat_bclk", R9A08G045_VBAT_BCLK, R9A08G045_OSCCLK, 0x614, 0),
237242
};
@@ -261,6 +266,11 @@ static const struct rzg2l_reset r9a08g045_resets[] = {
261266
DEF_RST(R9A08G045_I2C2_MRST, 0x880, 2),
262267
DEF_RST(R9A08G045_I2C3_MRST, 0x880, 3),
263268
DEF_RST(R9A08G045_SCIF0_RST_SYSTEM_N, 0x884, 0),
269+
DEF_RST(R9A08G045_SCIF1_RST_SYSTEM_N, 0x884, 1),
270+
DEF_RST(R9A08G045_SCIF2_RST_SYSTEM_N, 0x884, 2),
271+
DEF_RST(R9A08G045_SCIF3_RST_SYSTEM_N, 0x884, 3),
272+
DEF_RST(R9A08G045_SCIF4_RST_SYSTEM_N, 0x884, 4),
273+
DEF_RST(R9A08G045_SCIF5_RST_SYSTEM_N, 0x884, 5),
264274
DEF_RST(R9A08G045_GPIO_RSTN, 0x898, 0),
265275
DEF_RST(R9A08G045_GPIO_PORT_RESETN, 0x898, 1),
266276
DEF_RST(R9A08G045_GPIO_SPARE_RESETN, 0x898, 2),
@@ -326,6 +336,16 @@ static const struct rzg2l_cpg_pm_domain_init_data r9a08g045_pm_domains[] = {
326336
DEF_REG_CONF(CPG_BUS_MCPU2_MSTOP, BIT(13)), 0),
327337
DEF_PD("scif0", R9A08G045_PD_SCIF0,
328338
DEF_REG_CONF(CPG_BUS_MCPU2_MSTOP, BIT(1)), 0),
339+
DEF_PD("scif1", R9A08G045_PD_SCIF1,
340+
DEF_REG_CONF(CPG_BUS_MCPU2_MSTOP, BIT(2)), 0),
341+
DEF_PD("scif2", R9A08G045_PD_SCIF2,
342+
DEF_REG_CONF(CPG_BUS_MCPU2_MSTOP, BIT(3)), 0),
343+
DEF_PD("scif3", R9A08G045_PD_SCIF3,
344+
DEF_REG_CONF(CPG_BUS_MCPU2_MSTOP, BIT(4)), 0),
345+
DEF_PD("scif4", R9A08G045_PD_SCIF4,
346+
DEF_REG_CONF(CPG_BUS_MCPU2_MSTOP, BIT(5)), 0),
347+
DEF_PD("scif5", R9A08G045_PD_SCIF5,
348+
DEF_REG_CONF(CPG_BUS_MCPU3_MSTOP, BIT(4)), 0),
329349
DEF_PD("vbat", R9A08G045_PD_VBAT,
330350
DEF_REG_CONF(CPG_BUS_MCPU3_MSTOP, BIT(8)),
331351
GENPD_FLAG_ALWAYS_ON),

0 commit comments

Comments
 (0)