Skip to content

Commit a20a606

Browse files
dmuszynsherbertx
authored andcommitted
crypto: qat - fix ring to service map for dcc in 420xx
If a device is configured for data compression chaining (dcc), half of the engines are loaded with the symmetric crypto image and the rest are loaded with the compression image. However, in such configuration all rings can handle compression requests. Fix the ring to service mapping so that when a device is configured for dcc, the ring to service mapping reports that all rings in a bank can be used for compression. Fixes: fcf60f4 ("crypto: qat - add support for 420xx devices") Signed-off-by: Damian Muszynski <damian.muszynski@intel.com> Reviewed-by: Giovanni Cabiddu <giovanni.cabiddu@intel.com> Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
1 parent df018f8 commit a20a606

File tree

1 file changed

+8
-0
lines changed

1 file changed

+8
-0
lines changed

drivers/crypto/intel/qat/qat_420xx/adf_420xx_hw_data.c

Lines changed: 8 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -372,6 +372,13 @@ static u16 get_ring_to_svc_map(struct adf_accel_dev *accel_dev)
372372
if (!fw_config)
373373
return 0;
374374

375+
/* If dcc, all rings handle compression requests */
376+
if (adf_get_service_enabled(accel_dev) == SVC_DCC) {
377+
for (i = 0; i < RP_GROUP_COUNT; i++)
378+
rps[i] = COMP;
379+
goto set_mask;
380+
}
381+
375382
for (i = 0; i < RP_GROUP_COUNT; i++) {
376383
switch (fw_config[i].ae_mask) {
377384
case ADF_AE_GROUP_0:
@@ -400,6 +407,7 @@ static u16 get_ring_to_svc_map(struct adf_accel_dev *accel_dev)
400407
}
401408
}
402409

410+
set_mask:
403411
ring_to_svc_map = rps[RP_GROUP_0] << ADF_CFG_SERV_RING_PAIR_0_SHIFT |
404412
rps[RP_GROUP_1] << ADF_CFG_SERV_RING_PAIR_1_SHIFT |
405413
rps[RP_GROUP_0] << ADF_CFG_SERV_RING_PAIR_2_SHIFT |

0 commit comments

Comments
 (0)