@@ -694,7 +694,7 @@ static struct clk_rcg2 gcc_camss_axi_clk_src = {
694
694
.parent_data = gcc_parents_7 ,
695
695
.num_parents = ARRAY_SIZE (gcc_parents_7 ),
696
696
.flags = CLK_SET_RATE_PARENT ,
697
- .ops = & clk_rcg2_ops ,
697
+ .ops = & clk_rcg2_shared_ops ,
698
698
},
699
699
};
700
700
@@ -715,7 +715,7 @@ static struct clk_rcg2 gcc_camss_cci_clk_src = {
715
715
.parent_data = gcc_parents_9 ,
716
716
.num_parents = ARRAY_SIZE (gcc_parents_9 ),
717
717
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
718
- .ops = & clk_rcg2_ops ,
718
+ .ops = & clk_rcg2_shared_ops ,
719
719
},
720
720
};
721
721
@@ -738,7 +738,7 @@ static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
738
738
.parent_data = gcc_parents_4 ,
739
739
.num_parents = ARRAY_SIZE (gcc_parents_4 ),
740
740
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
741
- .ops = & clk_rcg2_ops ,
741
+ .ops = & clk_rcg2_shared_ops ,
742
742
},
743
743
};
744
744
@@ -753,7 +753,7 @@ static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
753
753
.parent_data = gcc_parents_4 ,
754
754
.num_parents = ARRAY_SIZE (gcc_parents_4 ),
755
755
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
756
- .ops = & clk_rcg2_ops ,
756
+ .ops = & clk_rcg2_shared_ops ,
757
757
},
758
758
};
759
759
@@ -768,7 +768,7 @@ static struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
768
768
.parent_data = gcc_parents_4 ,
769
769
.num_parents = ARRAY_SIZE (gcc_parents_4 ),
770
770
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
771
- .ops = & clk_rcg2_ops ,
771
+ .ops = & clk_rcg2_shared_ops ,
772
772
},
773
773
};
774
774
@@ -790,7 +790,7 @@ static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
790
790
.parent_data = gcc_parents_3 ,
791
791
.num_parents = ARRAY_SIZE (gcc_parents_3 ),
792
792
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
793
- .ops = & clk_rcg2_ops ,
793
+ .ops = & clk_rcg2_shared_ops ,
794
794
},
795
795
};
796
796
@@ -805,7 +805,7 @@ static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
805
805
.parent_data = gcc_parents_3 ,
806
806
.num_parents = ARRAY_SIZE (gcc_parents_3 ),
807
807
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
808
- .ops = & clk_rcg2_ops ,
808
+ .ops = & clk_rcg2_shared_ops ,
809
809
},
810
810
};
811
811
@@ -820,7 +820,7 @@ static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
820
820
.parent_data = gcc_parents_3 ,
821
821
.num_parents = ARRAY_SIZE (gcc_parents_3 ),
822
822
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
823
- .ops = & clk_rcg2_ops ,
823
+ .ops = & clk_rcg2_shared_ops ,
824
824
},
825
825
};
826
826
@@ -835,7 +835,7 @@ static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
835
835
.parent_data = gcc_parents_3 ,
836
836
.num_parents = ARRAY_SIZE (gcc_parents_3 ),
837
837
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
838
- .ops = & clk_rcg2_ops ,
838
+ .ops = & clk_rcg2_shared_ops ,
839
839
},
840
840
};
841
841
@@ -857,7 +857,7 @@ static struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
857
857
.parent_data = gcc_parents_8 ,
858
858
.num_parents = ARRAY_SIZE (gcc_parents_8 ),
859
859
.flags = CLK_SET_RATE_PARENT ,
860
- .ops = & clk_rcg2_ops ,
860
+ .ops = & clk_rcg2_shared_ops ,
861
861
},
862
862
};
863
863
@@ -881,7 +881,7 @@ static struct clk_rcg2 gcc_camss_ope_clk_src = {
881
881
.parent_data = gcc_parents_8 ,
882
882
.num_parents = ARRAY_SIZE (gcc_parents_8 ),
883
883
.flags = CLK_SET_RATE_PARENT ,
884
- .ops = & clk_rcg2_ops ,
884
+ .ops = & clk_rcg2_shared_ops ,
885
885
},
886
886
};
887
887
@@ -916,7 +916,7 @@ static struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
916
916
.parent_data = gcc_parents_5 ,
917
917
.num_parents = ARRAY_SIZE (gcc_parents_5 ),
918
918
.flags = CLK_SET_RATE_PARENT ,
919
- .ops = & clk_rcg2_ops ,
919
+ .ops = & clk_rcg2_shared_ops ,
920
920
},
921
921
};
922
922
@@ -941,7 +941,7 @@ static struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
941
941
.parent_data = gcc_parents_6 ,
942
942
.num_parents = ARRAY_SIZE (gcc_parents_6 ),
943
943
.flags = CLK_SET_RATE_PARENT ,
944
- .ops = & clk_rcg2_ops ,
944
+ .ops = & clk_rcg2_shared_ops ,
945
945
},
946
946
};
947
947
@@ -956,7 +956,7 @@ static struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
956
956
.parent_data = gcc_parents_5 ,
957
957
.num_parents = ARRAY_SIZE (gcc_parents_5 ),
958
958
.flags = CLK_SET_RATE_PARENT ,
959
- .ops = & clk_rcg2_ops ,
959
+ .ops = & clk_rcg2_shared_ops ,
960
960
},
961
961
};
962
962
@@ -971,7 +971,7 @@ static struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
971
971
.parent_data = gcc_parents_6 ,
972
972
.num_parents = ARRAY_SIZE (gcc_parents_6 ),
973
973
.flags = CLK_SET_RATE_PARENT ,
974
- .ops = & clk_rcg2_ops ,
974
+ .ops = & clk_rcg2_shared_ops ,
975
975
},
976
976
};
977
977
@@ -986,7 +986,7 @@ static struct clk_rcg2 gcc_camss_tfe_2_clk_src = {
986
986
.parent_data = gcc_parents_5 ,
987
987
.num_parents = ARRAY_SIZE (gcc_parents_5 ),
988
988
.flags = CLK_SET_RATE_PARENT ,
989
- .ops = & clk_rcg2_ops ,
989
+ .ops = & clk_rcg2_shared_ops ,
990
990
},
991
991
};
992
992
@@ -1001,7 +1001,7 @@ static struct clk_rcg2 gcc_camss_tfe_2_csid_clk_src = {
1001
1001
.parent_data = gcc_parents_6 ,
1002
1002
.num_parents = ARRAY_SIZE (gcc_parents_6 ),
1003
1003
.flags = CLK_SET_RATE_PARENT ,
1004
- .ops = & clk_rcg2_ops ,
1004
+ .ops = & clk_rcg2_shared_ops ,
1005
1005
},
1006
1006
};
1007
1007
@@ -1024,7 +1024,7 @@ static struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
1024
1024
.parent_data = gcc_parents_10 ,
1025
1025
.num_parents = ARRAY_SIZE (gcc_parents_10 ),
1026
1026
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
1027
- .ops = & clk_rcg2_ops ,
1027
+ .ops = & clk_rcg2_shared_ops ,
1028
1028
},
1029
1029
};
1030
1030
@@ -1046,7 +1046,7 @@ static struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
1046
1046
.parent_data = gcc_parents_7 ,
1047
1047
.num_parents = ARRAY_SIZE (gcc_parents_7 ),
1048
1048
.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE ,
1049
- .ops = & clk_rcg2_ops ,
1049
+ .ops = & clk_rcg2_shared_ops ,
1050
1050
},
1051
1051
};
1052
1052
@@ -1116,7 +1116,7 @@ static struct clk_rcg2 gcc_pdm2_clk_src = {
1116
1116
.name = "gcc_pdm2_clk_src" ,
1117
1117
.parent_data = gcc_parents_0 ,
1118
1118
.num_parents = ARRAY_SIZE (gcc_parents_0 ),
1119
- .ops = & clk_rcg2_ops ,
1119
+ .ops = & clk_rcg2_shared_ops ,
1120
1120
},
1121
1121
};
1122
1122
@@ -1329,7 +1329,7 @@ static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
1329
1329
.name = "gcc_ufs_phy_axi_clk_src" ,
1330
1330
.parent_data = gcc_parents_0 ,
1331
1331
.num_parents = ARRAY_SIZE (gcc_parents_0 ),
1332
- .ops = & clk_rcg2_ops ,
1332
+ .ops = & clk_rcg2_shared_ops ,
1333
1333
},
1334
1334
};
1335
1335
@@ -1351,7 +1351,7 @@ static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
1351
1351
.name = "gcc_ufs_phy_ice_core_clk_src" ,
1352
1352
.parent_data = gcc_parents_0 ,
1353
1353
.num_parents = ARRAY_SIZE (gcc_parents_0 ),
1354
- .ops = & clk_rcg2_ops ,
1354
+ .ops = & clk_rcg2_shared_ops ,
1355
1355
},
1356
1356
};
1357
1357
@@ -1392,7 +1392,7 @@ static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
1392
1392
.name = "gcc_ufs_phy_unipro_core_clk_src" ,
1393
1393
.parent_data = gcc_parents_0 ,
1394
1394
.num_parents = ARRAY_SIZE (gcc_parents_0 ),
1395
- .ops = & clk_rcg2_ops ,
1395
+ .ops = & clk_rcg2_shared_ops ,
1396
1396
},
1397
1397
};
1398
1398
@@ -1414,7 +1414,7 @@ static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
1414
1414
.name = "gcc_usb30_prim_master_clk_src" ,
1415
1415
.parent_data = gcc_parents_0 ,
1416
1416
.num_parents = ARRAY_SIZE (gcc_parents_0 ),
1417
- .ops = & clk_rcg2_ops ,
1417
+ .ops = & clk_rcg2_shared_ops ,
1418
1418
},
1419
1419
};
1420
1420
@@ -1483,7 +1483,7 @@ static struct clk_rcg2 gcc_video_venus_clk_src = {
1483
1483
.parent_data = gcc_parents_13 ,
1484
1484
.num_parents = ARRAY_SIZE (gcc_parents_13 ),
1485
1485
.flags = CLK_SET_RATE_PARENT ,
1486
- .ops = & clk_rcg2_ops ,
1486
+ .ops = & clk_rcg2_shared_ops ,
1487
1487
},
1488
1488
};
1489
1489
0 commit comments