Skip to content

Commit 5873d38

Browse files
superna9999Marc Zyngier
authored andcommitted
irqchip/qcom-pdc: Add support for v3.2 HW
Starting from HW version 3.2 the IRQ_ENABLE bit has moved to the IRQ_i_CFG register and requires a change of the driver to avoid writing into an undefined register address. Get the HW version from registers and set the IRQ_ENABLE bit to the correct register depending on the HW version. Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org> Reviewed-by: Maulik Shah <quic_mkshah@quicinc.com> Signed-off-by: Neil Armstrong <neil.armstrong@linaro.org> Acked-by: Konrad Dybcio <konrad.dybcio@linaro.org> Signed-off-by: Marc Zyngier <maz@kernel.org> Link: https://lore.kernel.org/r/20230905-topic-sm8x50-upstream-pdc-ver-v4-1-fc633c7df84b@linaro.org
1 parent 0bb80ec commit 5873d38

File tree

1 file changed

+51
-18
lines changed

1 file changed

+51
-18
lines changed

drivers/irqchip/qcom-pdc.c

Lines changed: 51 additions & 18 deletions
Original file line numberDiff line numberDiff line change
@@ -22,9 +22,20 @@
2222

2323
#define PDC_MAX_GPIO_IRQS 256
2424

25+
/* Valid only on HW version < 3.2 */
2526
#define IRQ_ENABLE_BANK 0x10
2627
#define IRQ_i_CFG 0x110
2728

29+
/* Valid only on HW version >= 3.2 */
30+
#define IRQ_i_CFG_IRQ_ENABLE 3
31+
32+
#define IRQ_i_CFG_TYPE_MASK GENMASK(2, 0)
33+
34+
#define PDC_VERSION_REG 0x1000
35+
36+
/* Notable PDC versions */
37+
#define PDC_VERSION_3_2 0x30200
38+
2839
struct pdc_pin_region {
2940
u32 pin_base;
3041
u32 parent_base;
@@ -37,6 +48,7 @@ static DEFINE_RAW_SPINLOCK(pdc_lock);
3748
static void __iomem *pdc_base;
3849
static struct pdc_pin_region *pdc_region;
3950
static int pdc_region_cnt;
51+
static unsigned int pdc_version;
4052

4153
static void pdc_reg_write(int reg, u32 i, u32 val)
4254
{
@@ -48,20 +60,32 @@ static u32 pdc_reg_read(int reg, u32 i)
4860
return readl_relaxed(pdc_base + reg + i * sizeof(u32));
4961
}
5062

51-
static void pdc_enable_intr(struct irq_data *d, bool on)
63+
static void __pdc_enable_intr(int pin_out, bool on)
5264
{
53-
int pin_out = d->hwirq;
5465
unsigned long enable;
55-
unsigned long flags;
56-
u32 index, mask;
5766

58-
index = pin_out / 32;
59-
mask = pin_out % 32;
67+
if (pdc_version < PDC_VERSION_3_2) {
68+
u32 index, mask;
69+
70+
index = pin_out / 32;
71+
mask = pin_out % 32;
72+
73+
enable = pdc_reg_read(IRQ_ENABLE_BANK, index);
74+
__assign_bit(mask, &enable, on);
75+
pdc_reg_write(IRQ_ENABLE_BANK, index, enable);
76+
} else {
77+
enable = pdc_reg_read(IRQ_i_CFG, pin_out);
78+
__assign_bit(IRQ_i_CFG_IRQ_ENABLE, &enable, on);
79+
pdc_reg_write(IRQ_i_CFG, pin_out, enable);
80+
}
81+
}
82+
83+
static void pdc_enable_intr(struct irq_data *d, bool on)
84+
{
85+
unsigned long flags;
6086

6187
raw_spin_lock_irqsave(&pdc_lock, flags);
62-
enable = pdc_reg_read(IRQ_ENABLE_BANK, index);
63-
__assign_bit(mask, &enable, on);
64-
pdc_reg_write(IRQ_ENABLE_BANK, index, enable);
88+
__pdc_enable_intr(d->hwirq, on);
6589
raw_spin_unlock_irqrestore(&pdc_lock, flags);
6690
}
6791

@@ -142,6 +166,7 @@ static int qcom_pdc_gic_set_type(struct irq_data *d, unsigned int type)
142166
}
143167

144168
old_pdc_type = pdc_reg_read(IRQ_i_CFG, d->hwirq);
169+
pdc_type |= (old_pdc_type & ~IRQ_i_CFG_TYPE_MASK);
145170
pdc_reg_write(IRQ_i_CFG, d->hwirq, pdc_type);
146171

147172
ret = irq_chip_set_type_parent(d, type);
@@ -246,7 +271,6 @@ static const struct irq_domain_ops qcom_pdc_ops = {
246271
static int pdc_setup_pin_mapping(struct device_node *np)
247272
{
248273
int ret, n, i;
249-
u32 irq_index, reg_index, val;
250274

251275
n = of_property_count_elems_of_size(np, "qcom,pdc-ranges", sizeof(u32));
252276
if (n <= 0 || n % 3)
@@ -276,29 +300,38 @@ static int pdc_setup_pin_mapping(struct device_node *np)
276300
if (ret)
277301
return ret;
278302

279-
for (i = 0; i < pdc_region[n].cnt; i++) {
280-
reg_index = (i + pdc_region[n].pin_base) >> 5;
281-
irq_index = (i + pdc_region[n].pin_base) & 0x1f;
282-
val = pdc_reg_read(IRQ_ENABLE_BANK, reg_index);
283-
val &= ~BIT(irq_index);
284-
pdc_reg_write(IRQ_ENABLE_BANK, reg_index, val);
285-
}
303+
for (i = 0; i < pdc_region[n].cnt; i++)
304+
__pdc_enable_intr(i + pdc_region[n].pin_base, 0);
286305
}
287306

288307
return 0;
289308
}
290309

310+
#define QCOM_PDC_SIZE 0x30000
311+
291312
static int qcom_pdc_init(struct device_node *node, struct device_node *parent)
292313
{
293314
struct irq_domain *parent_domain, *pdc_domain;
315+
resource_size_t res_size;
316+
struct resource res;
294317
int ret;
295318

296-
pdc_base = of_iomap(node, 0);
319+
/* compat with old sm8150 DT which had very small region for PDC */
320+
if (of_address_to_resource(node, 0, &res))
321+
return -EINVAL;
322+
323+
res_size = max_t(resource_size_t, resource_size(&res), QCOM_PDC_SIZE);
324+
if (res_size > resource_size(&res))
325+
pr_warn("%pOF: invalid reg size, please fix DT\n", node);
326+
327+
pdc_base = ioremap(res.start, res_size);
297328
if (!pdc_base) {
298329
pr_err("%pOF: unable to map PDC registers\n", node);
299330
return -ENXIO;
300331
}
301332

333+
pdc_version = pdc_reg_read(PDC_VERSION_REG, 0);
334+
302335
parent_domain = irq_find_host(parent);
303336
if (!parent_domain) {
304337
pr_err("%pOF: unable to find PDC's parent domain\n", node);

0 commit comments

Comments
 (0)