Skip to content

Commit 0fde2f2

Browse files
Jonathan-Cavitttursulin
authored andcommitted
drm/i915/gt: Poll aux invalidation register bit on invalidation
For platforms that use Aux CCS, wait for aux invalidation to complete by checking the aux invalidation register bit is cleared. Fixes: 972282c ("drm/i915/gen12: Add aux table invalidate for all engines") Signed-off-by: Jonathan Cavitt <jonathan.cavitt@intel.com> Signed-off-by: Andi Shyti <andi.shyti@linux.intel.com> Cc: <stable@vger.kernel.org> # v5.8+ Reviewed-by: Nirmoy Das <nirmoy.das@intel.com> Reviewed-by: Andrzej Hajda <andrzej.hajda@intel.com> Reviewed-by: Matt Roper <matthew.d.roper@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20230725001950.1014671-7-andi.shyti@linux.intel.com (cherry picked from commit d459c86) Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
1 parent 824df77 commit 0fde2f2

File tree

2 files changed

+13
-5
lines changed

2 files changed

+13
-5
lines changed

drivers/gpu/drm/i915/gt/gen8_engine_cs.c

Lines changed: 12 additions & 5 deletions
Original file line numberDiff line numberDiff line change
@@ -184,7 +184,15 @@ u32 *gen12_emit_aux_table_inv(struct intel_gt *gt, u32 *cs, const i915_reg_t inv
184184
*cs++ = MI_LOAD_REGISTER_IMM(1) | MI_LRI_MMIO_REMAP_EN;
185185
*cs++ = i915_mmio_reg_offset(inv_reg) + gsi_offset;
186186
*cs++ = AUX_INV;
187-
*cs++ = MI_NOOP;
187+
188+
*cs++ = MI_SEMAPHORE_WAIT_TOKEN |
189+
MI_SEMAPHORE_REGISTER_POLL |
190+
MI_SEMAPHORE_POLL |
191+
MI_SEMAPHORE_SAD_EQ_SDD;
192+
*cs++ = 0;
193+
*cs++ = i915_mmio_reg_offset(inv_reg) + gsi_offset;
194+
*cs++ = 0;
195+
*cs++ = 0;
188196

189197
return cs;
190198
}
@@ -292,10 +300,9 @@ int gen12_emit_flush_rcs(struct i915_request *rq, u32 mode)
292300
else if (engine->class == COMPUTE_CLASS)
293301
flags &= ~PIPE_CONTROL_3D_ENGINE_FLAGS;
294302

303+
count = 8;
295304
if (gen12_needs_ccs_aux_inv(rq->engine))
296-
count = 8 + 4;
297-
else
298-
count = 8;
305+
count += 8;
299306

300307
cs = intel_ring_begin(rq, count);
301308
if (IS_ERR(cs))
@@ -338,7 +345,7 @@ int gen12_emit_flush_xcs(struct i915_request *rq, u32 mode)
338345
aux_inv = rq->engine->mask &
339346
~GENMASK(_BCS(I915_MAX_BCS - 1), BCS0);
340347
if (aux_inv)
341-
cmd += 4;
348+
cmd += 8;
342349
}
343350
}
344351

drivers/gpu/drm/i915/gt/intel_gpu_commands.h

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -121,6 +121,7 @@
121121
#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
122122
#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
123123
#define MI_SEMAPHORE_WAIT_TOKEN MI_INSTR(0x1c, 3) /* GEN12+ */
124+
#define MI_SEMAPHORE_REGISTER_POLL (1 << 16)
124125
#define MI_SEMAPHORE_POLL (1 << 15)
125126
#define MI_SEMAPHORE_SAD_GT_SDD (0 << 12)
126127
#define MI_SEMAPHORE_SAD_GTE_SDD (1 << 12)

0 commit comments

Comments
 (0)